Skip to content
GitLab
Menu
Projects
Groups
Snippets
Loading...
Help
Help
Support
Community forum
Keyboard shortcuts
?
Submit feedback
Sign in / Register
Toggle navigation
Menu
Open sidebar
Librem5
uboot-imx
Commits
c2642d14
Commit
c2642d14
authored
Dec 16, 2004
by
stroese
Browse files
PCI405 board update
parent
25215ee2
Changes
3
Expand all
Hide whitespace changes
Inline
Side-by-side
board/esd/pci405/Makefile
View file @
c2642d14
...
...
@@ -25,10 +25,12 @@ include $(TOPDIR)/config.mk
LIB
=
lib
$(BOARD)
.a
OBJS
=
$(BOARD)
.o flash.o cmd_pci405.o
OBJS
=
$(BOARD)
.o flash.o ../common/misc.o cmd_pci405.o
SOBJS
=
writeibm.o
$(LIB)
:
$(OBJS) $(SOBJS)
$(AR)
crv
$@
$(OBJS)
# $(AR) crv $@ $(OBJS)
$(AR)
crv
$@
$(OBJS)
$(SOBJS)
clean
:
rm
-f
$(SOBJS)
$(OBJS)
...
...
board/esd/pci405/cmd_pci405.c
View file @
c2642d14
This diff is collapsed.
Click to expand it.
board/esd/pci405/pci405.c
View file @
c2642d14
/*
* (C) Copyright 2001
* (C) Copyright 2001
-2004
* Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
*
* See file CREDITS for list of people who contributed to this
...
...
@@ -31,12 +31,20 @@
#include "pci405.h"
/* ------------------------------------------------------------------------- */
extern
int
do_reset
(
cmd_tbl_t
*
cmdtp
,
int
flag
,
int
argc
,
char
*
argv
[]);
/*cmd_boot.c*/
/* Prototypes */
int
gunzip
(
void
*
,
int
,
unsigned
char
*
,
unsigned
long
*
);
int
do_reset
(
cmd_tbl_t
*
cmdtp
,
int
flag
,
int
argc
,
char
*
argv
[]);
/*cmd_boot.c*/
unsigned
long
fpga_done_state
(
void
);
unsigned
long
fpga_init_state
(
void
);
#if 0
#define FPGA_DEBUG
#endif
/* predefine these here */
#define FPGA_DONE_STATE (fpga_done_state())
#define FPGA_INIT_STATE (fpga_init_state())
/* fpga configuration data - generated by bin2cc */
const
unsigned
char
fpgadata
[]
=
{
...
...
@@ -48,15 +56,95 @@ const unsigned char fpgadata[] =
*/
#include "../common/fpga.c"
#define FPGA_DONE_STATE_V11 (in32(GPIO0_IR) & CFG_FPGA_DONE)
#define FPGA_DONE_STATE_V12 (in32(GPIO0_IR) & CFG_FPGA_DONE_V12)
/* Prototypes */
int
gunzip
(
void
*
,
int
,
unsigned
char
*
,
unsigned
long
*
);
#define FPGA_INIT_STATE_V11 (in32(GPIO0_IR) & CFG_FPGA_INIT)
#define FPGA_INIT_STATE_V12 (in32(GPIO0_IR) & CFG_FPGA_INIT_V12)
int
board_revision
(
void
)
{
unsigned
long
cntrl0Reg
;
unsigned
long
value
;
/*
* Get version of PCI405 board from GPIO's
*/
/*
* Setup GPIO pins (CS2/GPIO11 and CS3/GPIO12 as GPIO)
*/
cntrl0Reg
=
mfdcr
(
cntrl0
);
mtdcr
(
cntrl0
,
cntrl0Reg
|
0x03000000
);
out32
(
GPIO0_ODR
,
in32
(
GPIO0_ODR
)
&
~
0x00180000
);
out32
(
GPIO0_TCR
,
in32
(
GPIO0_TCR
)
&
~
0x00180000
);
udelay
(
1000
);
/* wait some time before reading input */
value
=
in32
(
GPIO0_IR
)
&
0x00180000
;
/* get config bits */
/*
* Restore GPIO settings
*/
mtdcr
(
cntrl0
,
cntrl0Reg
);
switch
(
value
)
{
case
0x00180000
:
/* CS2==1 && CS3==1 -> version 1.0 and 1.1 */
return
1
;
case
0x00080000
:
/* CS2==0 && CS3==1 -> version 1.2 */
return
2
;
#if 0 /* not yet manufactured ! */
case 0x00100000:
/* CS2==1 && CS3==0 -> version 1.3 */
return 3;
case 0x00000000:
/* CS2==0 && CS3==0 -> version 1.4 */
return 4;
#endif
default:
/* should not be reached! */
return
0
;
}
}
unsigned
long
fpga_done_state
(
void
)
{
DECLARE_GLOBAL_DATA_PTR
;
if
(
gd
->
board_type
<
2
)
{
return
FPGA_DONE_STATE_V11
;
}
else
{
return
FPGA_DONE_STATE_V12
;
}
}
unsigned
long
fpga_init_state
(
void
)
{
DECLARE_GLOBAL_DATA_PTR
;
if
(
gd
->
board_type
<
2
)
{
return
FPGA_INIT_STATE_V11
;
}
else
{
return
FPGA_INIT_STATE_V12
;
}
}
int
board_early_init_f
(
void
)
{
unsigned
long
cntrl0Reg
;
/*
* First pull fpga-prg pin low, to disable fpga logic (on version 1.2 board)
*/
out32
(
GPIO0_ODR
,
0x00000000
);
/* no open drain pins */
out32
(
GPIO0_TCR
,
CFG_FPGA_PRG
);
/* setup for output */
out32
(
GPIO0_OR
,
CFG_FPGA_PRG
);
/* set output pins to high */
out32
(
GPIO0_OR
,
0
);
/* pull prg low */
/*
* IRQ 0-15 405GP internally generated; active high; level sensitive
* IRQ 16 405GP internally generated; active low; level sensitive
...
...
@@ -83,6 +171,11 @@ int board_early_init_f (void)
cntrl0Reg
=
mfdcr
(
cntrl0
);
mtdcr
(
cntrl0
,
cntrl0Reg
|
0x00008000
);
/*
* Setup GPIO pins (CS6+CS7 as GPIO)
*/
mtdcr
(
cntrl0
,
cntrl0Reg
|
0x00300000
);
/*
* EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 25 us
*/
...
...
@@ -194,6 +287,28 @@ int misc_init_r (void)
*
magic
=
0
;
/* clear pci reconfig magic again */
}
#if 1
/* test-only */
/*
* Decrease PLB latency timeout and reduce priority of the PCI bridge master
*/
#define PCI0_BRDGOPT1 0x4a
pci_write_config_word
(
PCIDEVID_405GP
,
PCI0_BRDGOPT1
,
0x3f20
);
// pci_write_config_word(PCIDEVID_405GP, PCI0_BRDGOPT1, 0x3f60);
#define plb0_acr 0x87
/*
* Enable fairness and high bus utilization
*/
mtdcr
(
plb0_acr
,
0x98000000
);
#if 0 /* test-only */
printf("CCR0=%08x\n", mfspr(ccr0)); /* test-only */
// mtspr(ccr0, (mfspr(ccr0) & 0xff8fffff) | 0x00100000);
mtspr(ccr0, (mfspr(ccr0) & 0xff8fffff) | 0x00000000);
#endif
// printf("CCR0=%08x\n", mfspr(ccr0)); /* test-only */
#endif
free
(
dst
);
return
(
0
);
}
...
...
@@ -205,6 +320,8 @@ int misc_init_r (void)
int
checkboard
(
void
)
{
DECLARE_GLOBAL_DATA_PTR
;
unsigned
char
str
[
64
];
int
i
=
getenv_r
(
"serial#"
,
str
,
sizeof
(
str
));
...
...
@@ -215,7 +332,31 @@ int checkboard (void)
}
else
{
puts
(
str
);
}
putc
(
'\n'
);
gd
->
board_type
=
board_revision
();
printf
(
" (Rev 1.%ld"
,
gd
->
board_type
);
if
(
gd
->
board_type
>=
2
)
{
unsigned
long
cntrl0Reg
;
unsigned
long
value
;
/*
* Setup GPIO pins (Trace/GPIO1 to GPIO)
*/
cntrl0Reg
=
mfdcr
(
cntrl0
);
mtdcr
(
cntrl0
,
cntrl0Reg
&
~
0x08000000
);
out32
(
GPIO0_ODR
,
in32
(
GPIO0_ODR
)
&
~
0x40000000
);
out32
(
GPIO0_TCR
,
in32
(
GPIO0_TCR
)
&
~
0x40000000
);
udelay
(
1000
);
/* wait some time before reading input */
value
=
in32
(
GPIO0_IR
)
&
0x40000000
;
/* get config bits */
if
(
value
)
{
puts
(
", 33 MHz PCI"
);
}
else
{
puts
(
", 66 Mhz PCI"
);
}
}
puts
(
")
\n
"
);
return
0
;
}
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
.
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment