tlb.c 3.87 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Freescale Semiconductor, Inc.
 *
 * (C) Copyright 2000
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>
#include <asm/mmu.h>

struct fsl_e_tlb_entry tlb_table[] = {
	/* TLB 0 - for temp stack in cache */
31
	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
32 33
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
		      0, 0, BOOKE_PAGESZ_4K, 0),
34 35
	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
		      CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
36 37
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
		      0, 0, BOOKE_PAGESZ_4K, 0),
38 39
	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
		      CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
40 41
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
		      0, 0, BOOKE_PAGESZ_4K, 0),
42 43
	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
		      CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
44 45 46 47
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
		      0, 0, BOOKE_PAGESZ_4K, 0),

	/*
48 49 50
	 * TLB 0:	64M	Non-cacheable, guarded
	 * 0xfc000000	56M	8MB -> 64MB of user flash
	 * 0xff800000	8M	boot FLASH
51 52
	 * Out of reset this entry is only 4K.
	 */
53 54
	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x800000,
		      CONFIG_SYS_ALT_FLASH + 0x800000,
55
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
56
		      0, 0, BOOKE_PAGESZ_64M, 1),
57 58

	/*
59 60 61
	 * TLB 1:	1G	Non-cacheable, guarded
	 * 0x80000000	512M	PCI1 MEM
	 * 0xa0000000	512M	PCIe MEM
62
	 */
63
	SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
64
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
65
		      0, 1, BOOKE_PAGESZ_1G, 1),
66 67

	/*
68
	 * TLB 2:	64M	Non-cacheable, guarded
69
	 * 0xe0000000	1M	CCSRBAR
70 71
	 * 0xe2000000	8M	PCI1 IO
	 * 0xe2800000	8M	PCIe IO
72
	 */
73
	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
74
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
75
		      0, 2, BOOKE_PAGESZ_64M, 1),
76 77

	/*
78
	 * TLB 3:	64M	Cacheable, non-guarded
79
	 * 0xf0000000	64M	LBC SDRAM First half
80
	 */
81
	SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
82
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
83
		      0, 3, BOOKE_PAGESZ_64M, 1),
84 85

	/*
86
	 * TLB 4:	64M	Cacheable, non-guarded
87 88 89 90 91
	 * 0xf4000000	64M	LBC SDRAM Second half
	 */
	SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
		      CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
92
		      0, 4, BOOKE_PAGESZ_64M, 1),
93 94

	/*
95
	 * TLB 5:	16M	Cacheable, non-guarded
96 97 98 99 100
	 * 0xf8000000	1M	7-segment LED display
	 * 0xf8100000	1M	User switches
	 * 0xf8300000	1M	Board revision
	 * 0xf8b00000	1M	EEPROM
	 */
101
	SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
102
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
103
		      0, 5, BOOKE_PAGESZ_16M, 1),
104 105

	/*
106
	 * TLB 6:	4M	Non-cacheable, guarded
107 108 109 110
	 * 0xfb800000	4M	1st 4MB block of 64MB user FLASH
	 */
	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
111
		      0, 6, BOOKE_PAGESZ_4M, 1),
112 113

	/*
114
	 * TLB 7:	4M	Non-cacheable, guarded
115 116 117 118 119
	 * 0xfbc00000	4M	2nd 4MB block of 64MB user FLASH
	 */
	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
		      CONFIG_SYS_ALT_FLASH + 0x400000,
		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
120
		      0, 7, BOOKE_PAGESZ_4M, 1),
121

122 123 124
};

int num_tlb_entries = ARRAY_SIZE(tlb_table);